Title :
PLL at 2.4 GHz with reduced reference spurs
Author :
Carmo, João Paulo ; Correia, José Higino
Author_Institution :
Dept. Ind. Electron., Univ. of Minho, Guimaraes, Portugal
fDate :
Oct. 29 2011-Nov. 1 2011
Abstract :
This paper presents a frequency synthesizer for the frequency of 2.4 GHz, which were designed to present a reduced level of reference frequency spurs. Parts of the synthesizer were fabricated in a standard 0.18 μm CMOS process, whose architecture is based on a Phase-Locked Loop (PLL) with an integer divider in the feedback loop and was designed to work with a voltage supply of only 1.8 V. Some building blocks are reused thus the novelty of this paper is presenting a PLL with two new blocks for reducing the magnitude of spurs of the process, e.g., a sample-and-hold circuit and a quantizer circuit (with N quantizing levels). The PLL behaviour was simulated for a few number of levels - N={32, 64, 128} - and for a variety of loop-filters. As showed by the simulations, the quantizations provide an additional reduction of the reference-frequency spurs into the output of the PLL. Moreover, the locking time is kept low even after including the two new circuit blocks in the loop.
Keywords :
CMOS integrated circuits; UHF integrated circuits; UHF oscillators; circuit feedback; field effect MMIC; frequency synthesizers; phase locked loops; CMOS process; PLL; feedback loop; frequency 2.4 GHz; frequency synthesizer; integer divider; loop filter; phase locked loop; reduced reference spurs; reference frequency spur; size 0.18 mum; voltage 1.8 V; Charge pumps; Frequency conversion; Frequency synthesizers; Passive filters; Phase locked loops; Voltage control; Voltage-controlled oscillators; CMOS; PLL; wireless microsystems;
Conference_Titel :
Microwave & Optoelectronics Conference (IMOC), 2011 SBMO/IEEE MTT-S International
Conference_Location :
Natal
Print_ISBN :
978-1-4577-1662-1
DOI :
10.1109/IMOC.2011.6169258