DocumentCode :
3541262
Title :
Si based single-electron transistor with ultra-thin oxide tunnel barriers fabricated using controlled CMP
Author :
Joshi, Vishwanath ; Orlov, Alexei O. ; Snider, Gregory L.
Author_Institution :
Dept. of Electr. Eng., Univ. of Notre Dame, Notre Dame, IN, USA
fYear :
2008
fDate :
15-16 June 2008
Firstpage :
1
Lastpage :
2
Abstract :
Si single-electron transistors exhibiting room temperature operation have been reported in the literature and have also been shown to have excellent long-term charge stability as compared to metal tunnel junction devices. However, these devices suffer from a number of problems that will preclude their use in any practical application. These problems are due to uncontrolled dot size and tunnel barrier thickness. In this paper we present the result derived from the characterization of the different fabrication steps and the device. We have developed a different method to fabricate Si-SET using lithography, dry etching, and chemical mechanical polishing. Our method produces an SET with well-defined geometry of the dot and most importantly a high quality, well-controlled tunnel oxide.
Keywords :
chemical mechanical polishing; elemental semiconductors; etching; lithography; silicon; single electron transistors; Si; Si based single-electron transistor; chemical mechanical polishing; controlled CMP fabrication; dry etching; lithography; long-term charge stability; metal tunnel junction devices; room temperature operation; temperature 293 K to 298 K; tunnel barrier thickness; ultrathin oxide tunnel barriers; Etching; Fabrication; Geometry; Lead compounds; Lithography; Rapid thermal processing; Ribs; Silicon compounds; Single electron transistors; Temperature control;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Silicon Nanoelectronics Workshop, 2008. SNW 2008. IEEE
Conference_Location :
Honolulu, HI
Print_ISBN :
978-1-4244-2071-1
Type :
conf
DOI :
10.1109/SNW.2008.5418427
Filename :
5418427
Link To Document :
بازگشت