Title :
Low complexity decimation filter for multi-standard digital receivers
Author :
Tecpanecatl-Xihuitl, J. Luis ; Kumar, Ashok ; Bayoumi, Magdy A.
Author_Institution :
Center for Adv. Comput. Studies, Louisiana Univ., Lafayette, LA, USA
Abstract :
This paper proposes a reduction in complexity of decimation filter architectures used in multi-standard digital receivers, using IIR filters implemented as a sum of two all-pass filters. The decimation filter is an important block in devices which want to establish communication using different standards. IIR filters are implemented on specific stages of multistage pipeline/interleaving structures, where high order filters are power consuming and area demanding. Therefore, a major reduction in complexity is obtained. Regularity is an important property of all-pass filters, which can be decomposed on first or second order all-pass transfer functions achieving more efficient implementation. The results presented are implemented in pipeline/interleaving architectures using specific decimation decomposition proposed previously. Reductions of 36%, 77%, and 80% are obtained compared with previous works, where basically these implementations are based on linear phase filters. The decimation filter architecture is simulated using Matlab.
Keywords :
IIR filters; all-pass filters; digital radio; linear phase filters; pipeline processing; software radio; IIR filters; all-pass transfer functions; dual all-pass filters; linear phase filters; low complexity decimation filter; multistandard digital receivers; pipeline/interleaving structures; software-defined radio; Baseband; Communication standards; Computer architecture; Digital filters; Finite impulse response filter; Frequency conversion; IIR filters; Interleaved codes; Pipelines; Receivers;
Conference_Titel :
Circuits and Systems, 2005. ISCAS 2005. IEEE International Symposium on
Print_ISBN :
0-7803-8834-8
DOI :
10.1109/ISCAS.2005.1464647