Title :
Designing optimized pipelined global interconnects: algorithms and methodology impact
Author :
Nookala, Vidyasagar ; Sapatnekar, Sachin S.
Author_Institution :
Dept. of Electr. & Comput. Eng., Minnesota Univ., USA
Abstract :
As across-chip wire delays exceed a clock cycle, interconnect pipelining becomes essential. However, the arbitrary insertion of flip-flops can change the differentials of latencies along paths in the circuit, and this can cause the implemented circuit to have a different functionality than was intended by the designer. Although it is possible to use design techniques that maintain the functionality of the circuit, an additional concern is a reduction in the throughput. This may be overcome by careful choices at various stages of design that impact the across-chip wire latencies. The paper surveys the published work on wire-pipelining, describes its impact on circuit and system level throughput, and outlines some of the problems to be resolved in formulating a wire-pipelining centric strategy for physical design.
Keywords :
delays; flip-flops; integrated circuit design; integrated circuit interconnections; pipeline processing; across-chip wire delays; circuit level throughput; design techniques; flip-flops; interconnect pipelining; latency differentials; optimized pipelined global interconnects design; system level throughput; wire-pipelining; Algorithm design and analysis; Circuits and systems; Clocks; Delay; Design optimization; Flip-flops; Integrated circuit interconnections; Pipeline processing; Throughput; Wire;
Conference_Titel :
Circuits and Systems, 2005. ISCAS 2005. IEEE International Symposium on
Print_ISBN :
0-7803-8834-8
DOI :
10.1109/ISCAS.2005.1464661