DocumentCode :
3542356
Title :
The design methodology and the implementation of MPSOC based on Delta MINs on FPGA
Author :
Tligue, Ramzi ; Aydi, Yassine ; Baklouti, Mouna ; Abid, Mohamed ; Dekeyser, Jean-Luc
Author_Institution :
CES Lab., Nat. Eng. Sch. of Sfax, Sfax, Tunisia
fYear :
2009
fDate :
19-22 Dec. 2009
Firstpage :
221
Lastpage :
224
Abstract :
MPSOC integrated a variety of heterogeneous components which require a communication between them. A solution to flexibility and reconfigurability of interconnects is the use of Network on Chip (NoC). These latter are likely proposing efficient solutions with the complex problems of the embedded system integrations. Multistage interconnection networks have been frequently proposed as connection means in classical multiprocessor systems. They are generally accepted concepts as on-chip communication platform. We describe in this paper the design methodology and the implementation of a Delta multistage interconnection network on chip. Also, we propose a flexible and an efficient model of MPSOC architecture based on Delta MIN. Finally, the effectiveness of the proposed design methodology is shown through parallelized applications on MPSoC architecture.
Keywords :
embedded systems; field programmable gate arrays; multiprocessor interconnection networks; network-on-chip; Delta MINs; FPGA; MPSOC design methodology; classical multiprocessor systems; complex problems solution; delta multistage interconnection network on chip; embedded system integrations; multistage interconnection networks; network on chip; on chip communication platform; parallelized applications; Design methodology; Field programmable gate arrays; Microelectronics; MIN; MPSOC; Performance of Delta MIN;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microelectronics (ICM), 2009 International Conference on
Conference_Location :
Marrakech
Print_ISBN :
978-1-4244-5814-1
Type :
conf
DOI :
10.1109/ICM.2009.5418648
Filename :
5418648
Link To Document :
بازگشت