Title :
Functional mapping for nanodevice-based architectures
Author :
Amadou, M. ; Le Beux, S. ; Nicolescu, G. ; O´Connor, I.
Author_Institution :
Ecole Polytech. de Montreal, Montreal, QC, Canada
Abstract :
Recently, technology advancement led to the emergence of nanodevice-based architectures. By exploiting the fine-grain dynamic reconfigurability of these logic cells, nanodevice-based architectures are expected, compared to conventional architectures, to reduce area and cost, and improve performance over a broad range of applications. In order to explore the potential of these architectures, the definition of new CAD tools is required. This paper discusses the challenges for system-level exploration for nanodevice-based architectures and proposes an approach enabling automatic application partitioning and mapping for these architectures.
Keywords :
electronic design automation; nanoelectronics; CAD tools; automatic application partitioning; functional mapping; nanodevice-based architectures; system-level exploration; CMOS logic circuits; CMOS technology; Costs; FETs; Field programmable gate arrays; Integrated circuit interconnections; Iterative algorithms; Partitioning algorithms; Prototypes; Reconfigurable logic;
Conference_Titel :
Microelectronics (ICM), 2009 International Conference on
Conference_Location :
Marrakech
Print_ISBN :
978-1-4244-5814-1
DOI :
10.1109/ICM.2009.5418665