DocumentCode :
3542500
Title :
A 12.5 Gbps CMOS input sampler for serial link receiver front end
Author :
Jou, Shyh-Jye ; Lin, Chih-Hsien ; Wang, Yen-I
Author_Institution :
Dept. of Electron. Eng., Nat. Chiao Tung Univ., Hsinchu, Taiwan
fYear :
2005
fDate :
23-26 May 2005
Firstpage :
1055
Abstract :
This paper presents a high-speed CMOS input sampler used for a serial link receiver front end. The input sampler consists of a comparator, a SR latch and a D flip-flop. Because a parallel architecture is used for the 1:8 demultiplexing and 3× oversampling is utilized for data recovery, there are 24 input samplers in the receiver front end. These input samplers are implemented in a TSMC 0.18 μm 1P6M process with area of 252*162 μm2. The circuits can operate at maximum input data rate of 12.7 Gbit/s with differential signal of 300 mV using a supply voltage of 1.8V.
Keywords :
CMOS logic circuits; comparators (circuits); demultiplexing; flip-flops; sampling methods; transceivers; 0.18 micron; 1.8 V; 12.7 Gbit/s; D flip-flop; SR latch; TSMC 1P6M process; comparator; data recovery; demultiplexing; high-speed CMOS input sampler; oversampling; parallel architecture; serial link receiver front end; Circuits; Clocks; Demultiplexing; Flip-flops; Latches; Sampling methods; Strontium; Switches; Transmitters; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2005. ISCAS 2005. IEEE International Symposium on
Print_ISBN :
0-7803-8834-8
Type :
conf
DOI :
10.1109/ISCAS.2005.1464773
Filename :
1464773
Link To Document :
بازگشت