DocumentCode :
3542573
Title :
Dependence of Differential flip-flops performance on clock slope and relaxation of clock network design
Author :
Alioto, Massimo ; Consoli, Elio ; Palumbo, Gaetano
Author_Institution :
Dept. of Inf. Eng., Univ. of Siena, Siena, Italy
fYear :
2009
fDate :
19-22 Dec. 2009
Firstpage :
110
Lastpage :
113
Abstract :
In this paper, the impact of the clock slope on the performance of high-speed Differential flip-flops in a 65-nm CMOS technology is discussed. Usually the local network that distributes the clock signal to the flip-flops is designed to guarantee a steep clock waveform in order to not compromise the flip-flops performance. We show that, even doubling the clock slope (or more) with respect to typical F02 ÷ F03 values, the impact on the Differential flip-flops speed is negligible. Correspondently, their energy dissipation increases but this drawback is balanced by the lower consumption resulting from the local clock distribution buffers, whose size/number can be reduced. Therefore, a tradeoff arises and, on the whole, the optimum clock slope can be different from the usual F02 ÷ F03 assumption. This result allows to relax the local (domain) clock network design, thereby reducing the energy consumption associated with the distribution of the clock within a domain. Results with a 65-nm technology show that the resulting energy saving can be up to 60%.
Keywords :
CMOS logic circuits; clocks; flip-flops; logic design; CMOS technology; clock network design; clock slope; differential flip-flops performance; energy dissipation; local clock distribution buffers; size 65 nm; CMOS technology; Capacitance; Clocks; Design engineering; Energy consumption; Energy dissipation; Flip-flops; Inverters; Microelectronics; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microelectronics (ICM), 2009 International Conference on
Conference_Location :
Marrakech
Print_ISBN :
978-1-4244-5814-1
Type :
conf
DOI :
10.1109/ICM.2009.5418677
Filename :
5418677
Link To Document :
بازگشت