Title :
Analysis and evaluation of layout density of FinFET logic gates
Author_Institution :
Dept. of Inf. Eng., Univ. of Siena, Siena, Italy
Abstract :
In this paper, the layout density of FinFET logic gates is analyzed and compared to that of bulk CMOS logic. Analysis starts from basic structures, including single- and multi-finger transistors, as well as stacked transistors. As opposite to previous work, four-terminal (4T) FinFETs are also explicitly taken into account. The analysis is extended to the physical design of a standard cell library in 65-nm technology. Comparison with bulk technology confirms that 3T FinFETs suffer from significant layout density degradation, as was previously observed in. Moreover, it is shown that 4T FinFETs have a considerably worse layout density, compared to 3T FinFETs and bulk transistors. The sources of the 3T-4T layout density degradation are also discussed. Finally, the mixed 3T-4T approach, which was recently proposed to reduce the leakage power, is investigated as a compromise between 3T and 4T FinFET circuits in terms of area.
Keywords :
CMOS logic circuits; MOSFET; logic gates; FinFET; bulk CMOS logic; bulk transistors; layout density; leakage power; logic gates; multifinger transistors; single-finger transistors; size 65 nm; stacked transistors; CMOS logic circuits; CMOS process; CMOS technology; Degradation; FinFETs; Information analysis; Libraries; Logic gates; Manufacturing processes; Silicon;
Conference_Titel :
Microelectronics (ICM), 2009 International Conference on
Conference_Location :
Marrakech
Print_ISBN :
978-1-4244-5814-1
DOI :
10.1109/ICM.2009.5418680