DocumentCode :
3542659
Title :
Hardware accelerator design for video segmentation with multi-modal background modelling
Author :
Jiang, Hongtu ; Ardö, Håkan ; Öwall, Viktor
Author_Institution :
Dept. of Electrosci., Lund Univ., Sweden
fYear :
2005
fDate :
23-26 May 2005
Firstpage :
1142
Abstract :
Among many of the algorithms for video segmentation, one based on a statistical background model (Stauffer, C. and Grimson, W., Proc. IEEE Conf. Computer Vision and Pattern Recognition, 1999) was developed with the unique feature of robustness in multi-modal background scenarios. However, with a large number of calculations due to the pixel-wise processing of each frame, such an algorithm could only achieve a low frame rate, far from real-time requirements, on computers. A hardware accelerator is proposed, with a dedicated architecture aimed at addressing both computation and memory bandwidth demands. The whole system is targeted to an FPGA platform, which serves as a real-time test bench where long term effects caused by fixed point quantization and various parameter settings can be studied. Meanwhile, memory bandwidth as well as memory size are investigated, and reduction by up to 60 percent, through similarity exploitation for neighboring Gaussian parameters, is envisioned. Furthermore, a controller synthesis tool is used to relieve the effort for the manual design of the complex control unit which schedules the operations of the whole system.
Keywords :
Gaussian distribution; circuit CAD; digital signal processing chips; field programmable gate arrays; image segmentation; integrated circuit design; logic CAD; quantisation (signal); software tools; statistical analysis; video signal processing; FPGA; Gaussian distribution; Gaussian parameters; computation demands; control unit; controller synthesis tool; fixed point quantization; hardware accelerator design; memory bandwidth demands; multi-modal background modelling; pixel-wise processing; real-time test bench; scheduling; similarity; statistical background model; video segmentation; Bandwidth; Computer architecture; Computer vision; Field programmable gate arrays; Hardware; Pattern recognition; Quantization; Real time systems; Robustness; System testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2005. ISCAS 2005. IEEE International Symposium on
Print_ISBN :
0-7803-8834-8
Type :
conf
DOI :
10.1109/ISCAS.2005.1464795
Filename :
1464795
Link To Document :
بازگشت