DocumentCode :
3542869
Title :
Design and implementation of an improved 3G turbo codes interleaver for 3GPP system
Author :
Yin, Xianhua ; Liu, Jianqiang
Author_Institution :
Sch. of Electron. Eng., Guilin Univ. of Electron. Technol., Guilin, China
fYear :
2009
fDate :
16-19 Aug. 2009
Abstract :
Interleaver is important part in turbo encoder and decoder. The special third generation (3G) interleaver had been included in the released 3rd Generation Partnership Project (3GPP) specification and standard. The complex interleaver algorithm is described first. Then Verilog HDL Implementation of an improved interleaver is presented. By using RAM block, interleaver algorithm is transformed to address controlling of RAM reading and writing in order to simplify interleave process. It shows that encoding and decoding delay can be shorted effectively. The design was proved correctly by experiment and had been made use of in turbo encoder and decoder as a module.
Keywords :
3G mobile communication; hardware description languages; interleaved codes; turbo codes; 3G turbo codes interleaver; 3GPP system; 3rd Generation Partnership Project; RAM block; Verilog; hardware description languages; interleaver algorithm; turbo decoder; turbo encoder; Algorithm design and analysis; Design engineering; Hardware design languages; Instruments; Intellectual property; Interleaved codes; Iterative decoding; Linear matrix inequalities; Maximum likelihood decoding; Turbo codes; 3GPP; IP core; interleaver; turbo codes;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Measurement & Instruments, 2009. ICEMI '09. 9th International Conference on
Conference_Location :
Beijing
Print_ISBN :
978-1-4244-3863-1
Electronic_ISBN :
978-1-4244-3864-8
Type :
conf
DOI :
10.1109/ICEMI.2009.5274313
Filename :
5274313
Link To Document :
بازگشت