DocumentCode :
3543383
Title :
Comprehensive extensibility of 20nm low power/high performance technology platform featuring scalable high-k/metal gate planar transistors with reduced design corner
Author :
Fukutome, H. ; Cheon, K.Y. ; Kim, Jung Pill ; Kim, J.C. ; Lee, J.G. ; Cha, S.Y. ; Roh, U.J. ; Kwon, S.D. ; Sohn, D.K. ; Maeda, Shigenobu
Author_Institution :
Samsung Electron. Co., Ltd., Yongin, South Korea
fYear :
2012
fDate :
10-13 Dec. 2012
Abstract :
Extensibility of the high-k/metal gate (HK/MG) planar devices beyond 20nm node with high performance, low power consumption, less layout dependence and suppressed local variability were comprehensively studied among gate first (GF) and gate-last (GL) schemes for the first time. We demonstrated the N-/PFET drive current (Idsat) of 1.45/1.3 mA/μm with the off-leakage current (Ioff) of 100 nA/μm for the Vdd of 0.9V by scaling down the gate width (Wg) of GL-HK/MG devices to 60nm. Key layout dependence of the PFET with embedded SiGe source/drain (eSiGe) was improved by eSiGe interface engineering and scaling down the Wg with keeping the multiple threshold voltage (Vt) and improving the body-bias effect (BE). Moreover, we demonstrated reduction in the capacitance by conventional method even for such a scaled planar device. Finally, we achieved the sufficiently low Vt mismatch, which is required to reduce the design corner, by eSiGe interface engineering and reduction of interface states in the gate stack (Dit).
Keywords :
Ge-Si alloys; MOSFET; high-k dielectric thin films; interface states; low-power electronics; semiconductor materials; BE; GF schemes; GL schemes; HK-MG planar devices; NFET drive current; PFET drive current; SiGe; body-bias effect; gate first scheme; gate stack; gate-last schemes; interface state reduction; key layout dependence; low power consumption; low power-high performance technology platform; multiple threshold voltage; reduced design corner; scalable high-k-metal gate planar transistors; scaled planar device; size 20 nm; size 60 nm; suppressed local variability; voltage 0.9 V; Capacitance; FinFETs; Fluctuations; Layout; Logic gates; Performance evaluation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices Meeting (IEDM), 2012 IEEE International
Conference_Location :
San Francisco, CA
ISSN :
0163-1918
Print_ISBN :
978-1-4673-4872-0
Electronic_ISBN :
0163-1918
Type :
conf
DOI :
10.1109/IEDM.2012.6478973
Filename :
6478973
Link To Document :
بازگشت