DocumentCode :
3543411
Title :
Compact model of a CBRAM cell in Verilog-A
Author :
Reyboz, M. ; Onkaraiah, S. ; Palma, G. ; Vianello, E. ; Perniola, L.
Author_Institution :
LETI, CEA, Grenoble, France
fYear :
2012
fDate :
Oct. 31 2012-Nov. 2 2012
Firstpage :
94
Lastpage :
97
Abstract :
CBRAMs (Conductive Bridging Random Access Memory) are a kind of Resistive Random Access Memories (RRAMs) fabricated in the BEOL (Back-End-Of-Line). They are a promising breakthrough for including permanent retention mechanisms (non-volatility) in embedded systems at low cost. Thus, they are becoming very interesting for the designers community as well. To use this device to design innovative circuits, a compact model is mandatory. In this paper, we propose a continuous physical compact model, written in Verilog-A. Main advantage of this approach is its robustness compared to macromodel approach. Moreover, our approach provides more flexibility compared to a behavioural model for adding multilevel aspect. The model is calibrated with the characterization results and integrated in Cadence design flow using Eldo simulator.
Keywords :
embedded systems; hardware description languages; logic design; random-access storage; CBRAM cell; Cadence design flow; Eldo simulator; Verilog-A; back-end-of-line; conductive bridging random access memory; embedded systems; resistive random access memories; Electrical resistance measurement; Electrodes; Fitting; Integrated circuit modeling; Random access memory; Resistance; Voltage measurement; CBRAM; NV RAM; Verilog-A; compact modeling; resistive memory;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Non-Volatile Memory Technology Symposium (NVMTS), 2012 12th Annual
Conference_Location :
Singapore
Print_ISBN :
978-1-4673-2847-0
Type :
conf
DOI :
10.1109/NVMTS.2013.6632872
Filename :
6632872
Link To Document :
بازگشت