DocumentCode :
3543576
Title :
Low power parallel multiplier with column bypassing
Author :
Wen, Ming-Chen ; Wang, Sying-Jyan ; Lin, Yen-Nan
Author_Institution :
Dept. of Comput. Sci., Nat. Chung-Hsing Univ., Taichung, Taiwan
fYear :
2005
fDate :
23-26 May 2005
Firstpage :
1638
Abstract :
Power management has become a great concern in VLSI design in recent years. In this paper, we present a low power parallel multiplier design, in which some columns in the multiplier array can be turned-off whenever their outputs are known. In this case, the columns are bypassed, and thus the switching power is saved. The advantage of this design is that it maintains the original array structure without introducing extra boundary cells, as did previous designs. Experimental results show that it saves 10% power for random inputs. Higher power reduction can be achieved if the operands contain more 0s than 1s. Compared with row-bypassing multipliers, this approach achieves higher power reduction with smaller area overhead.
Keywords :
adders; digital arithmetic; low-power electronics; multiplying circuits; VLSI power management; adder column bypassing; low power multipliers; parallel array multipliers; switching power reduction; Clocks; Computer architecture; Computer science; Digital signal processing; Energy consumption; Integrated circuit technology; Logic design; Power dissipation; Silicon; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2005. ISCAS 2005. IEEE International Symposium on
Print_ISBN :
0-7803-8834-8
Type :
conf
DOI :
10.1109/ISCAS.2005.1464918
Filename :
1464918
Link To Document :
بازگشت