DocumentCode :
3543633
Title :
Quantitative and predictive model of reading current variability in deeply scaled vertical poly-Si channel for 3D memories
Author :
Toledano-Luque, Maria ; Degraeve, Robin ; Kaczer, Ben ; Tang, Bo-Hui ; Roussel, P.J. ; Weckx, Pieter ; Franco, Jacopo ; Arreghini, A. ; Suhane, A. ; Kar, Gouri Sankar ; Van den bosch, G. ; Groeseneken, Guido ; Van Houdt, J.
Author_Institution :
imec, Leuven, Belgium
fYear :
2012
fDate :
10-13 Dec. 2012
Abstract :
3D vertical poly-Si channel SONOS devices are emerging as the most prominent alternative for the 10nm nonvolatile memory technology node and beyond (1-2) provided that a significant drive current IREAD is delivered at a fixed reading gate voltage VREAD. Recently, we showed the discrete drops observed in the transfer characteristic (ID vs. VG) of 3D transistors (Fig. 1) are linked to single electron trapping in the highly defective poly-Si channel (3). This effect, in addition to low poly-Si mobility, results in low drain current measured in poly-Si channel transistors (4). As an immediate consequence, a large drain current ID variability is observed in such deeply scaled devices (Fig. 1a). In order to develop a correct model predicting this ID variability, both i) the charging component and ii) the intrinsic gm-variability have to be separately characterized and physically understood to be afterwards correctly combined. The present abstract therefore aims at developing the methodology to predict the ID distribution at fixed reading gate voltage VREAD by physical understanding of both effects: electron trapping and transconductance variations.
Keywords :
electron traps; elemental semiconductors; integrated circuit modelling; random-access storage; silicon; 3D memories; 3D vertical polysilicon channel SONOS devices; deeply scaled vertical polysilicon channel; fixed reading gate voltage; low drain current; low polysilicon mobility; nonvolatile memory technology; polysilicon channel transistors; predictive model; quantitative model; single electron trapping; size 10 nm; transconductance variations; Annealing; Electron traps; Field effect transistors; Grain size; Logic gates; Transconductance;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices Meeting (IEDM), 2012 IEEE International
Conference_Location :
San Francisco, CA
ISSN :
0163-1918
Print_ISBN :
978-1-4673-4872-0
Electronic_ISBN :
0163-1918
Type :
conf
DOI :
10.1109/IEDM.2012.6479009
Filename :
6479009
Link To Document :
بازگشت