DocumentCode :
3543651
Title :
Device considerations for high density and highly reliable 3D NAND flash cell in near future
Author :
Eun-Seok Choi ; Sung-Kye Park
Author_Institution :
R&D Div., SK Hynix Inc., Icheon, South Korea
fYear :
2012
fDate :
10-13 Dec. 2012
Abstract :
Recently, we have suggested highly manufacturable and reliable 3D NAND flash cell called “SMArT”[1], which is intended to minimize both stack height and word line resistance. Because the storage node of this cell is charge trap nitride, its device characteristics were far different from conventional floating gate. In this paper, the key cell characteristics such as cell Vth distribution, disturbance, and reliability are compared with our FG cell of 2y node in chip level, and several future challenges for 3D era will be addressed.
Keywords :
NAND circuits; flash memories; integrated circuit reliability; SMArT; cell voltage distribution; charge trap nitride; device characteristics; floating gate; high density 3D NAND flash cell; highly reliable 3D NAND flash cell; stack height; stacked memory array transistor scheme; word line resistance; Arrays; Flash memory; Logic gates; Microprocessors; Reliability; Transistors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices Meeting (IEDM), 2012 IEEE International
Conference_Location :
San Francisco, CA
ISSN :
0163-1918
Print_ISBN :
978-1-4673-4872-0
Electronic_ISBN :
0163-1918
Type :
conf
DOI :
10.1109/IEDM.2012.6479011
Filename :
6479011
Link To Document :
بازگشت