DocumentCode :
3543719
Title :
Hardware oriented algorithm analysis and modification for high definition AVS video encoder VLSI implementation Digest of technical papers
Author :
Yin, Hai Bing ; Qi, Hong Gang ; Xie, Don ; Gao, Wen
fYear :
2010
fDate :
9-13 Jan. 2010
Firstpage :
395
Lastpage :
396
Abstract :
In AVS video coding standard, some algorithms consume huge computation with relatively little coding performance contribution, and some algorithms create data dependencies that are harmful for efficient hardware pipeline. This paper focuses on hardware oriented algorithm analysis and modification. Motion estimation and mode decision algorithms are reviewed and modified to a hardware friendly configuration for high definition (HD) AVS video encoder VLSI implementation. The resulting performance penalties are simulated and analyzed.
Keywords :
VLSI; motion estimation; video coding; AVS video coding standard; VLSI; hardware oriented algorithm analysis; high definition AVS video encoder; mode decision algorithms; motion estimation; technical papers; Acceleration; Algorithm design and analysis; Degradation; Hardware; High definition video; Motion estimation; Pipeline processing; Rhythm; Very large scale integration; Video coding;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Consumer Electronics (ICCE), 2010 Digest of Technical Papers International Conference on
Conference_Location :
Las Vegas, NV
Print_ISBN :
978-1-4244-4314-7
Electronic_ISBN :
978-1-4244-4316-1
Type :
conf
DOI :
10.1109/ICCE.2010.5418844
Filename :
5418844
Link To Document :
بازگشت