DocumentCode :
3543834
Title :
Timing constraint specification and synthesis in behavioral VHDL
Author :
Eles, Petru ; Kuchcinski, Krzysztof ; Peng, Zebo ; Doboli, Alexa
Author_Institution :
Dept. of Comput. Sci. & Eng., Tech. Univ. of Timisoara, Romania
fYear :
1995
fDate :
18-22 Sep 1995
Firstpage :
452
Lastpage :
457
Abstract :
This paper describes two methods to specify timing constraints in behavioral VHDL for high-level synthesis purposes. The first method specifies timing constraints on sequences of statements by using predefined procedures. The second method provides support for specification of timing constraints across process borders based on concurrent assert statements on signal events. The paper discusses also an approach to synthesize hardware with timing constraints and concentrates in particular on how to ensure consistency between the behavior of the simulation model and that of the synthesized hardware
Keywords :
formal specification; hardware description languages; high level synthesis; logic design; timing; behavioral VHDL; concurrent assert statements; high-level synthesis; synthesized hardware; timing constraint specification; timing constraint synthesis; Computational modeling; Computer science; Computer simulation; Hardware; High level synthesis; Job shop scheduling; Resource management; Signal processing; Signal synthesis; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 1995, with EURO-VHDL, Proceedings EURO-DAC '95., European
Conference_Location :
Brighton
Print_ISBN :
0-8186-7156-4
Type :
conf
DOI :
10.1109/EURDAC.1995.527443
Filename :
527443
Link To Document :
بازگشت