DocumentCode :
3543848
Title :
VLSI architecture based on packet data transfer scheme and its application
Author :
Homma, Yuya ; Kameyama, Michitaka ; Fujioka, Yoshichika ; Tomabechi, Nobuhiro
Author_Institution :
Graduate Sch. of Inf. Sci., Tohoku Univ., Sendai, Japan
fYear :
2005
fDate :
23-26 May 2005
Firstpage :
1786
Abstract :
A packet data transfer scheme is introduced for intra-chip data transfer to solve an interconnection problem. Double transmission lines are provided as a platform of the micronetwork. A protocol suitable for intra-chip data transfer is proposed to make the router as simple as possible. An application to a parallel VLSI processor is also discussed. In comparison with a multi-bus architecture the parallelism can be greatly increased under the same chip size because of the compactness of the micronetwork.
Keywords :
VLSI; integrated circuit interconnections; multiprocessor interconnection networks; parallel architectures; routing protocols; system-on-chip; SoC interconnection; double transmission lines; intra-chip data transfer protocol; micronetwork; network on chip; packet data transfer scheme; packet router; parallel VLSI processor; Data engineering; Degradation; Energy consumption; Hardware; Parallel processing; Processor scheduling; Protocols; Systems engineering and theory; Transmission lines; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2005. ISCAS 2005. IEEE International Symposium on
Print_ISBN :
0-7803-8834-8
Type :
conf
DOI :
10.1109/ISCAS.2005.1464955
Filename :
1464955
Link To Document :
بازگشت