DocumentCode :
3544074
Title :
Heap charge pump optimisation by a tapered architecture
Author :
Arona, Riccardo ; Bonizzoni, Edoardo ; Maloberti, Franco ; Torelli, Guido
Author_Institution :
Dipt. di Elettronica, Pavia Univ., Italy
fYear :
2005
fDate :
23-26 May 2005
Firstpage :
1903
Abstract :
The heap charge pump represents an attractive voltage multiplier scheme in integrated circuits where only low-voltage devices are available. The paper presents a performance optimisation of the heap charge pump achieved by using a tapered architecture. The proposed optimisation allows improvements on the order of 30% in terms of maximum output voltage as compared to the conventional heap charge pump. A mathematical description of both the conventional and the proposed structure was developed. MATLAB®-based simulation results demonstrate the effectiveness of the proposed scheme.
Keywords :
circuit optimisation; electric potential; integrated circuit design; low-power electronics; network analysis; voltage multipliers; heap charge pump optimisation; integrated circuits; low-voltage devices; maximum output voltage; tapered architecture; voltage multiplier; Breakdown voltage; Charge pumps; Circuit simulation; Flash memory; Integrated circuit technology; MATLAB; MOS capacitors; Microelectronics; Optimization; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2005. ISCAS 2005. IEEE International Symposium on
Print_ISBN :
0-7803-8834-8
Type :
conf
DOI :
10.1109/ISCAS.2005.1464984
Filename :
1464984
Link To Document :
بازگشت