DocumentCode :
3544587
Title :
3D IC implementation for MPSOC architectures: Mesh and butterfly based NoC
Author :
Hammami, O. ; M´zah, A. ; Jabbar, M.H. ; Houzet, D.
Author_Institution :
ENSTA PARISTECH, Paris, France
fYear :
2012
fDate :
10-11 July 2012
Firstpage :
155
Lastpage :
159
Abstract :
In the CMOS technologies below 65 nm the wire delay dominates the gate delay. 3D IC design is one solution to deal with this problem. We propose in this work to implement two different MPSOC architectures based on Mesh and Butterfly NoC topologies. We use the 3D IC technology from the Tezzaron Company. Thanks to its symmetry, the mesh based NoC architecture is easier to implement compared to the other one based on the Butterfly NoC. In fact with this one, we have to deal with additional problems like mapping and partitioning. With its long links, the Butterfly architecture is a better example than the mesh topology to prove the efficiency of 3D design.
Keywords :
CMOS digital integrated circuits; integrated circuit design; network-on-chip; three-dimensional integrated circuits; 3D IC design; CMOS technologies; MPSOC architectures; Tezzaron Company; butterfly NoC topologies; gate delay; mesh NoC topologies; wire delay; Computer architecture; Conferences; Delay; Program processors; Through-silicon vias; Topology; 3D; ASIC; MPSOC; Tezzaron; butterfly; mesh;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality Electronic Design (ASQED), 2012 4th Asia Symposium on
Conference_Location :
Penang
Print_ISBN :
978-1-4673-2687-2
Type :
conf
DOI :
10.1109/ACQED.2012.6320492
Filename :
6320492
Link To Document :
بازگشت