DocumentCode :
3544862
Title :
A classification of design steps and their verification
Author :
Ecker, Wolfgang
Author_Institution :
Corp. Res. & Dev., Siemens AG, Munich, Germany
fYear :
1995
fDate :
18-22 Sep 1995
Firstpage :
536
Lastpage :
541
Abstract :
Hardware design using the hardware description language VHDL has to consider three independent property scales that influence the design process from an abstract level to the gate level, namely the design view, the timing aspect, and the value representation. Considering this classification, a systematic way for design steps and their verification with special emphasis on VHDL is presented in this paper
Keywords :
circuit analysis computing; hardware description languages; abstract level; design steps classification; gate level; hardware description language VHDL; hardware design; timing aspect; Circuits; Design methodology; Hardware design languages; Process design; Research and development; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 1995, with EURO-VHDL, Proceedings EURO-DAC '95., European
Conference_Location :
Brighton
Print_ISBN :
0-8186-7156-4
Type :
conf
DOI :
10.1109/EURDAC.1995.527456
Filename :
527456
Link To Document :
بازگشت