Title :
Digital components for built-in self-test of analog circuits
Author :
Stroud, Charles ; Karunaratna, Piyumani ; Bradley, Eugene
Author_Institution :
Dept. of Electr. Eng., Kentucky Univ., Lexington, KY, USA
Abstract :
We describe the design and operation of a digital test pattern generator (TPG) along with three accumulator based output response analysis (ORA) circuits that are targeted for implementing Built-In Self-Test (BIST) for analog circuits in mixed signal based ASICs. The test patterns produced by the TPG include ramps, triangle and square waves, pseudo-random noise, and a frequency sweep capability for testing the frequency response of the analog circuit under test. The ORA circuits include single and double precision as well as residue accumulators for magnitude and phase measurements. We include an overview of the complete mixed signal based BIST architecture and simulation system along with the results of our initial application of the BIST architecture to an analog circuit under test
Keywords :
analogue circuits; automatic testing; built-in self test; frequency response; integrated circuit testing; mixed analogue-digital integrated circuits; accumulator based output response analysis circuits; analog circuits; built-in self-test; digital components; digital test pattern generator; frequency response; frequency sweep capability; magnitude measurements; mixed signal based ASICs; mixed signal based BIST architecture; phase measurements; pseudo-random noise test pattern; ramps; residue accumulators; simulation system; square wave test pattern; triangle wave test pattern; Analog circuits; Built-in self-test; Circuit analysis; Circuit noise; Circuit testing; Frequency; Pattern analysis; Signal analysis; Signal design; Test pattern generators;
Conference_Titel :
ASIC Conference and Exhibit, 1997. Proceedings., Tenth Annual IEEE International
Conference_Location :
Portland, OR
Print_ISBN :
0-7803-4283-6
DOI :
10.1109/ASIC.1997.616976