Title :
VLSI architecture design for a fast parallel label assignment in binary image
Author :
Yang, Shyue-Wen ; Sheu, Ming-hwa ; Wu, Hsien-Huang ; Chien, Hung-En ; Weng, Ping-Kuo ; Wu, Ying-Yih
Author_Institution :
Graduate Sch. of Eng. Sci. & Technol., Nat. Yunlin Univ. of Sci. & Technol., Taiwan
Abstract :
We propose a new connected component labeling method based on a 3×4 window for a binary image. This method possesses parallel processing to achieve high speed operation. According to the proposed method, we design an efficient VLSI architecture which only uses two process elements and a class storage array to complete the whole label assignment after two raster scans. From experimental results, our design has better performance in terms of hardware cost and speed. This architecture has been verified on FPGA. It takes 6120 logic elements and its working frequency is about 80 MHz.
Keywords :
VLSI; field programmable gate arrays; image processing; integrated circuit design; logic design; parallel processing; FPGA; VLSI architecture design; binary image; connected component labeling method; fast parallel label assignment; logic elements; parallel processing; process elements; storage array; Costs; Design methodology; Hardware; Labeling; Materials science and technology; Parallel processing; Pixel; Solid state circuits; Systolic arrays; Very large scale integration;
Conference_Titel :
Circuits and Systems, 2005. ISCAS 2005. IEEE International Symposium on
Print_ISBN :
0-7803-8834-8
DOI :
10.1109/ISCAS.2005.1465107