DocumentCode :
3545274
Title :
Design of a high-frequency second-order ΔΣ modulator
Author :
Ndjountche, Tertulien ; Luo, Fa-Long ; Unbehauen, Rolf
Author_Institution :
Dept. of Comput. Sci. & Eng., Quebec Univ., Hull, Que., Canada
fYear :
2005
fDate :
23-26 May 2005
Firstpage :
2559
Abstract :
As the minimum feature size of VLSI technologies scales down, more of the signal processing tasks are performed in the digital domain, making the analog-to-digital converter (ADC) design critical. High speed designs can be achieved by using oversampling ADC structures. At high sampling rates, the resolution appears to be limited by amplifier settling requirements. Design techniques to improve the ADC performance are presented. The proposed modulator structure uses the double-sampled technique, which increases by a factor of two the maximum speed of operation and correctly operates even with low DC gain amplifiers.
Keywords :
delta-sigma modulation; integrated circuit design; sigma-delta modulation; signal sampling; VLSI technologies; amplifier settling requirements; analog-to-digital converter design; digital-to-analog converter; double-sampled technique; high-frequency second-order ΔΣ modulator; oversampling ADC structures; oversampling delta-sigma modulators; sigma-delta modulators; Analog-digital conversion; Circuits; Clocks; Digital signal processing; Digital signal processors; Digital-analog conversion; Disk drives; Gain; Transfer functions; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2005. ISCAS 2005. IEEE International Symposium on
Print_ISBN :
0-7803-8834-8
Type :
conf
DOI :
10.1109/ISCAS.2005.1465148
Filename :
1465148
Link To Document :
بازگشت