Title :
Testable VLSI circuit design of SIMD graphics engine
Author :
Pok, David ; Chen, Chien-In Henry
Author_Institution :
Dept. of Electr. Eng., Wright State Univ., Dayton, OH, USA
Abstract :
In every computer graphics system, there is some interaction between a special memory called a frame buffer and a computation engine. It is the architecture between these two that determines how fast, flexible, and expensive the graphics subsystem is. In this paper, we present the testability analysis and chip testing of Enhanced Memory Chip (EMC) using the scan-BIST (built-in self-test) partial scan scenario. EMC is a multi-million transistors graphics computation engine produced by WL/AASE, WPAFB in VHDL formats and is fabricated using 0.5 μm CMOS technology. Fundamentally, it is memory that is enhanced with tightly-coupled computational logic on the same chip. The logic is arranged in a single instruction, multiple data architecture that can efficiently perform the linear expression evaluation that is common in the lowest level graphic rasterization. The fault simulation shows that partial scan scenario is feasible for EMC and generates scan-BIST high fault coverage and low overhead
Keywords :
CMOS digital integrated circuits; VLSI; built-in self test; computer graphics; coprocessors; hardware description languages; parallel architectures; 0.5 micron; CMOS technology; SIMD graphics engine; VHDL formats; VLSI; computation engine; computer graphics system; enhanced memory chip; fault coverage; fault simulation; graphic rasterization; linear expression evaluation; overhead; scan-BIST partial scan scenario; single instruction multiple data architecture; testability analysis; tightly-coupled computational logic; Automatic testing; CMOS logic circuits; CMOS technology; Circuit synthesis; Circuit testing; Computer architecture; Computer graphics; Electromagnetic compatibility; Engines; Very large scale integration;
Conference_Titel :
ASIC Conference and Exhibit, 1997. Proceedings., Tenth Annual IEEE International
Conference_Location :
Portland, OR
Print_ISBN :
0-7803-4283-6
DOI :
10.1109/ASIC.1997.616981