DocumentCode :
3545473
Title :
High speed bit-parallel systolic multiplier over GF (2m) for cryptographic application
Author :
Sargunam, B. ; Mozhi, S. Arul ; Dhanasekaran, R.
Author_Institution :
Dept. of ECE, Avinashilingam Univ. for Women, Coimbatore, India
fYear :
2012
fDate :
23-25 Aug. 2012
Firstpage :
244
Lastpage :
247
Abstract :
A bit parallel systolic multiplier in the finite field GF(2m) over the polynomial basis where irreducible polynomial generate the field GF(2m) is presented. The complexity of the proposed multiplier is compared in terms of area, latency and speed with the existing multiplier. The proposed multiplier has high throughput as compared with the traditional systolic multiplier. Moreover, this multiplier is highly regular, modular, and therefore, well-suited for VLSI implementation with fault tolerant design.
Keywords :
VLSI; cryptography; fault tolerant computing; VLSI implementation; bit parallel systolic multiplier; cryptographic application; fault tolerant design; finite field GF(2m); polynomial basis; Complexity theory; Cryptography; Hardware design languages; Polynomials; Galois field; cryptography; systolic;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advanced Communication Control and Computing Technologies (ICACCCT), 2012 IEEE International Conference on
Conference_Location :
Ramanathapuram
Print_ISBN :
978-1-4673-2045-0
Type :
conf
DOI :
10.1109/ICACCCT.2012.6320779
Filename :
6320779
Link To Document :
بازگشت