DocumentCode :
3545752
Title :
On the relationship among accuracy, tolerance and compensation in the deep sub-micron era
Author :
Hill, Dwight ; Domic, Antun
Author_Institution :
Synopsys Inc., Mountain View, CA, USA
fYear :
1997
fDate :
7-10 Sep 1997
Firstpage :
99
Lastpage :
104
Abstract :
Historically, ASIC solutions tended to be effective because the physics and scale of most production technologies allowed circuit designers (and circuit design tools) to safely abstract physical properties: the size and performance of chips could largely be predicted based on logical structure alone. But those days are going fast, and with the advent of 500 K+ gate chips in deep sub-micron (DSM) technologies, new approaches must be found, This paper starts with some background in technology trends, and then reviews the traditional “over the wall” methodology. Section 3 then proposes a “limited loops” design flow based on estimation, floorplanning, and the effective cooperation of synthesis and gate-level placement technologies. This flow is discussed from the perspective of error in the estimation processes and the ability of subsequent steps to tolerate and compensate for the error
Keywords :
VLSI; application specific integrated circuits; circuit layout CAD; compensation; integrated circuit layout; ASIC solutions; compensation; deep sub-micron era; estimation process error; floorplanning; gate-level placement technologies; limited loops design flow; technology trends; tolerance; Application specific integrated circuits; Circuit synthesis; Delay; Hardware design languages; Logic circuits; Logic design; Physics; Production; Timing; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC Conference and Exhibit, 1997. Proceedings., Tenth Annual IEEE International
Conference_Location :
Portland, OR
ISSN :
1063-0988
Print_ISBN :
0-7803-4283-6
Type :
conf
DOI :
10.1109/ASIC.1997.616986
Filename :
616986
Link To Document :
بازگشت