DocumentCode :
3545761
Title :
A low spur fractional-N frequency synthesizer architecture
Author :
Kratyuk, Volodymyr ; Hanumolu, Pavan Kumar ; Moon, Un-Ku ; Mayaram, Kartikeya
Author_Institution :
Sch. of Electr. Eng. & Comput. Sci., Oregon State Univ., Corvallis, OR, USA
fYear :
2005
fDate :
23-26 May 2005
Firstpage :
2807
Abstract :
A new architecture of a fractional-N phase-locked loop (PLL) frequency synthesizer is presented in this paper. The unique feature of the proposed frequency synthesizer is a loop filter with a discrete time comb filter which allows for the efficient suppression of fractional spurs. The proposed loop filter architecture can be efficiently implemented using switched capacitor techniques. The benefits of this approach are a low power frequency synthesizer design with low spur levels. An analysis of the fractional spurs in the fractional-N frequency synthesizers is also presented.
Keywords :
comb filters; discrete time filters; frequency synthesizers; low-power electronics; phase locked loops; switched capacitor filters; voltage-controlled oscillators; PLL frequency synthesizer; VCO; discrete time comb filter; fractional spur suppression; fractional-N frequency synthesizer; loop filter; low power synthesizer; low spur level synthesizer; phase-locked loop; switched capacitor filter; 1f noise; Bandwidth; Computer architecture; Delta modulation; Feedback; Filters; Frequency synthesizers; Phase frequency detector; Phase locked loops; Voltage-controlled oscillators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2005. ISCAS 2005. IEEE International Symposium on
Print_ISBN :
0-7803-8834-8
Type :
conf
DOI :
10.1109/ISCAS.2005.1465210
Filename :
1465210
Link To Document :
بازگشت