DocumentCode :
3545771
Title :
Creating hierarchy in HDL-based high density FGPA design
Author :
Fields, Carol A.
Author_Institution :
Xilinx Inc., San Jose, CA, USA
fYear :
1995
fDate :
18-22 Sep 1995
Firstpage :
594
Lastpage :
599
Abstract :
As the density and complexity of FPGA-based designs has increased to 10,000 gates and beyond, the use of high-level design languages (HDLs) is rapidly supplanting schematic entry as the preferred design entry format. However, to obtain the best results, the hierarchical design techniques already familiar to schematic users can be even more critical in an HDL-based design. Furthermore, the choice of partition size can be critical to meeting capacity and performance goals, as demonstrated by the implementation of a 15,000 gate design
Keywords :
application specific integrated circuits; computational complexity; field programmable gate arrays; hardware description languages; programmable logic arrays; HDL-based high density FGPA design; complexity; design entry format; hierarchy creation; high-level design languages; Application specific integrated circuits; Art; Circuit synthesis; Design methodology; Field programmable gate arrays; Hardware design languages; Integrated circuit interconnections; Logic design; Logic devices; Time to market;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 1995, with EURO-VHDL, Proceedings EURO-DAC '95., European
Conference_Location :
Brighton
Print_ISBN :
0-8186-7156-4
Type :
conf
DOI :
10.1109/EURDAC.1995.527467
Filename :
527467
Link To Document :
بازگشت