DocumentCode :
3545966
Title :
Research on metastability based on FPGA
Author :
Wu, Jie ; Ma, Yichao ; Zhang, Jie ; Kong, Yang ; Song, Hongzhi ; Han, Xiaoquan
Author_Institution :
Dept. of Modern Phys., Univ. of Sci. & Technol. of China, Hefei, China
fYear :
2009
fDate :
16-19 Aug. 2009
Abstract :
Multi-clock is commonly used in complex systems. So if synchronous signals in one clock domain are transferred to another clock domain, they will become asynchronous signals. Asynchronous signals will cause metastable state, which will lead to unpredictable results. How metastabilities led to errors in a system is described first. Then a simulation of RS flip flop using pspice is to show the detail procedure of metastability. To demonstrate how often metastabilities will happen, a FPGA based experimentation is realized by changing the internal layout of flip flop manually, which changes the propagation delay between them.
Keywords :
circuit layout; field programmable gate arrays; flip-flops; FPGA; RS flip flop; asynchronous signals; metastability; multiclock domain; synchronous signals; using; Apertures; Clocks; Field programmable gate arrays; Flip-flops; Frequency; Geophysical measurements; Instruments; Metastasis; Physics; Propagation delay; FPGA; metastability; multi-clock domain;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Measurement & Instruments, 2009. ICEMI '09. 9th International Conference on
Conference_Location :
Beijing
Print_ISBN :
978-1-4244-3863-1
Electronic_ISBN :
978-1-4244-3864-8
Type :
conf
DOI :
10.1109/ICEMI.2009.5274693
Filename :
5274693
Link To Document :
بازگشت