Title :
An embedded processor based SOC test platform
Author :
Lee, Kuen-Jong ; Chu, Chia-Yi ; Hong, Yu-Ting
Author_Institution :
Dept. of Electr. Eng., Nat. Cheng Kung Univ., Tainan, Taiwan
Abstract :
In this paper, we present a novel test platform for embedded processor based system-on-a-chip (SoC). The embedded processor is employed as a control kernel to execute the test programs for all the cores in the SoC. A dedicated test access mechanism (TAM) controller is developed which controls the actual test procedure for each core such that no extra buffer is needed for individual cores. The TAM controller together with the test programs can execute scan-based testing, memory BIST and mixed-signal BIST. The platform can test cores wrapped by the standard boundary scan and the IEEE P1500 wrappers, as well as hierarchical and mixed-signal cores. Our methodology alleviates the need of expensive automatic test equipment (ATE), and hence can greatly reduce the total test cost. Experimental results show the effectiveness of the proposed test platform.
Keywords :
boundary scan testing; built-in self test; embedded systems; integrated circuit testing; system-on-chip; SOC test platform; TAM controller; boundary scan wrapper; embedded processor based SOC; embedded processor control kernel; hierarchical cores; memory BIST; mixed-signal BIST; mixed-signal cores; scan-based testing; system-on-a-chip; test access mechanism; test cost reduction; Automatic control; Automatic test equipment; Automatic testing; Built-in self-test; Circuit testing; Costs; Kernel; Software testing; System testing; System-on-a-chip;
Conference_Titel :
Circuits and Systems, 2005. ISCAS 2005. IEEE International Symposium on
Print_ISBN :
0-7803-8834-8
DOI :
10.1109/ISCAS.2005.1465254