DocumentCode :
3546365
Title :
On process-aware 1-D standard cell design
Author :
Zhang, Hongbo ; Wong, Martin D F ; Chao, Kai-Yuan
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Illinois at Urbana-Champaign, Urbana, IL, USA
fYear :
2010
fDate :
18-21 Jan. 2010
Firstpage :
838
Lastpage :
842
Abstract :
When VLSI technology scales down to sub-40nm process node, systematic variation introduced by the lithography is a persistent challenge to the manufacturability. The limitation of the resolution enhancement technologies (RETs) forces people to adopt a regular cell design methodology. In this paper, targeted on 1D cell design, we use simulation data to analyze the relationship between the line-end gap distribution and printability. Based on the gap distribution preferences, an optimal algorithm is provided to efficiently extend the line ends and insert dummies, which will significantly improve the gap distribution and help printability. Experimental results on 45nm and 32nm processes show that significant improvement can be obtained on edge placement error (EPE).
Keywords :
VLSI; integrated circuit design; lithography; VLSI technology; edge placement error; line-end gap distribution; lithography; process-aware 1D standard cell design; resolution enhancement technology; size 32 nm; size 45 nm; systematic variation; Analytical models; Circuits; Data analysis; Design methodology; Light sources; Lithography; Printing; Shape control; Space technology; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference (ASP-DAC), 2010 15th Asia and South Pacific
Conference_Location :
Taipei
Print_ISBN :
978-1-4244-5765-6
Electronic_ISBN :
978-1-4244-5767-0
Type :
conf
DOI :
10.1109/ASPDAC.2010.5419686
Filename :
5419686
Link To Document :
بازگشت