DocumentCode :
3546372
Title :
Estimation and calibration for channel mismatches in high-speed ADC systems
Author :
Shaobo Jiao ; Bo Yan ; Liang Zhou ; Zhiyong Guo
Author_Institution :
Sch. of Commun. & Inf. Eng., Univ. of Electron. Sci. & Technol. of China, Chengdu, China
Volume :
1
fYear :
2013
fDate :
15-17 Nov. 2013
Firstpage :
228
Lastpage :
231
Abstract :
Since high-speed and high-resolution ADCs are needed in communication systems, single ADC can hardly achieve. This paper proposed a timing mismatch estimation and calibration algorithm in Time-Interleaved ADC (TIADC). A multistage differentiator-multiplier cascade (DMC) structure is disclosed for timing mismatch correction. As the present estimation and calibration method, the procedure can be performed without knowing input signal, and converges with smaller data samples. Finally, numerical simulations show that the proposed method can get good performance and Spurious Free Dynamic Range (SFDR) is improved significantly. The entire system can achieve 8 GHz and 8-bit resolution.
Keywords :
analogue-digital conversion; calibration; timing; SFDR; analog-digital converter; calibration algorithm; channel mismatch; high-speed ADC systems; multistage differentiator-multiplier cascade structure; spurious free dynamic range; time-interleaved ADC; timing mismatch estimation; Calibration; Convergence; Educational institutions; Equations; Estimation; Mathematical model; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Communications, Circuits and Systems (ICCCAS), 2013 International Conference on
Conference_Location :
Chengdu
Print_ISBN :
978-1-4799-3050-0
Type :
conf
DOI :
10.1109/ICCCAS.2013.6765222
Filename :
6765222
Link To Document :
بازگشت