Title :
Hierarchical instruction encoding for VLIW digital signal processors
Author :
Liu, Chia-Hsien ; Lin, Tay-Jyi ; Chao, Chie-Min ; Hsiao, Pi-Chen ; Lin, Li-Chun ; Chen, Shin-Kai ; Huang, Chao-Wei ; Liu, Chih-Wei ; Jen, Chein-Wei
Author_Institution :
Dept. of Electron. Eng., Nat. Chiao Tung Univ., Taiwan
Abstract :
VLIW-based architectures are very popular in high-performance DSPs, for their relatively simpler implementations and more predictable execution times. But they need more program memory because of (1) the fixed-length instruction encoding, (2) NOP insertion due to limited parallelism, (3) repetitive codes for loop unrolling. The paper describes a novel hierarchical instruction encoding that addresses these three problems in order to improve the VLIW code density. In simulations, the proposed encoding scheme saves 61.4-66.9% code sizes in highly parallel DSP kernels, and more savings can be expected for general programs. Besides, a simple decoding architecture is proposed and has been integrated into a 4-way VLIW DSP. The prototype is implemented in 0.18 μm CMOS technology with its operating frequency at 208 MHz.
Keywords :
CMOS digital integrated circuits; decoding; digital signal processing chips; encoding; instruction sets; parallel architectures; 0.18 micron; 208 MHz; VLIW code density; VLIW digital signal processors; fixed-length instruction encoding; hierarchical instruction encoding; predictable execution times; program memory; CMOS technology; Chaos; Decoding; Digital signal processing; Digital signal processors; Encoding; Hardware; Parallel processing; Tail; VLIW;
Conference_Titel :
Circuits and Systems, 2005. ISCAS 2005. IEEE International Symposium on
Print_ISBN :
0-7803-8834-8
DOI :
10.1109/ISCAS.2005.1465384