DocumentCode
3546646
Title
An on line adaptive data compression chip using arithmetic codes
Author
Jou, Jer-Min ; Kuang, Shim-Rong ; Chen, Yuh-Lin ; Chiang, Chung-Yuan
Author_Institution
Dept. of Electr. Eng., Nat. Cheng Kung Univ., Tainan, Taiwan
Volume
4
fYear
1996
fDate
12-15 May 1996
Firstpage
360
Abstract
This paper describes the design and implementation of a CMOS VLSI chip for data compression and decompression using adaptive binary arithmetic codes. During the design process, the systematic design methodology of high level synthesis is applied so that both of the minimum of hardware resource and the maximum of processing speed about the chip are compromised soundly. The chip implements a new flexible modeler which estimates the probabilities of binary symbols efficiently using the table-look-up approach with 1024 bytes SRAM and 288 bytes ROM. An asynchronous interface circuit for I/O communication of the chip is designed thus the I/O operation and compression operation in the chip can be done in parallel. The concept of design for testability is used and a full scan is implemented in the chip. A prototype 0.8-micro chip has been designed and verified, and fabricated by CIC, it occupies 4.2*4.5 mm2 of silicon area. The chip can yield a compression and decompression rate of 3 Mbits/sec with a clock rate of 25 MHz
Keywords
CMOS digital integrated circuits; VLSI; adaptive codes; adaptive signal processing; arithmetic codes; data compression; design for testability; digital signal processing chips; table lookup; 0.8 micron; 25 MHz; 3 Mbit/s; CMOS VLSI chip; DFT; adaptive binary arithmetic codes; adaptive data compression chip; arithmetic codes; asynchronous interface circuit; data decompression; design for testability; high level synthesis; table-look-up; Arithmetic; Circuits; Data compression; Design methodology; Hardware; High level synthesis; Process design; Random access memory; Read only memory; Very large scale integration;
fLanguage
English
Publisher
ieee
Conference_Titel
Circuits and Systems, 1996. ISCAS '96., Connecting the World., 1996 IEEE International Symposium on
Conference_Location
Atlanta, GA
Print_ISBN
0-7803-3073-0
Type
conf
DOI
10.1109/ISCAS.1996.541976
Filename
541976
Link To Document