Title :
Litho-driven layouts for reducing performance variability
Author :
Garg, Manish ; Kumar, Aatish ; Van Wingerden, Johannes ; Le Cam, Laurent
Author_Institution :
Philips Res. Labs., Eindhoven, Netherlands
Abstract :
Gate length variability is the dominant cause of performance variability in nanometer IC technologies. In this work, layout design techniques for reducing gate length variability are presented. It involves making choices in the layout design that improve the dimensional control of the lithographic process. By relaxing the minimum pitch and by reducing the proximity variations for the gate lines, the litho-process is improved. Litho-simulations and statistical circuit simulations are done on various circuit layouts to estimate the resulting improvement in the gate length spreads and corresponding delay spreads. The litho-driven layouts show a factor of two improvement in the delay spread at the cost of small area and speed penalty.
Keywords :
circuit simulation; integrated circuit layout; logic gates; nanoelectronics; nanolithography; circuit layouts; delay spreads; dimensional control; gate length spreads; gate length variability; layout design techniques; litho-driven layouts; litho-simulations; lithographic process; nanometer IC technologies; performance variability; statistical circuit simulations; CMOS process; CMOS technology; Chemical technology; Costs; Delay estimation; Insulation; Integrated circuit modeling; Integrated circuit noise; Manufacturing processes; Optical noise;
Conference_Titel :
Circuits and Systems, 2005. ISCAS 2005. IEEE International Symposium on
Print_ISBN :
0-7803-8834-8
DOI :
10.1109/ISCAS.2005.1465396