DocumentCode :
3547073
Title :
Low-voltage micropower multipliers with reduced spurious switching
Author :
Chong, Kwen-Siong ; Gwee, Bah-Hwee ; Chang, Joseph S.
Author_Institution :
Centre for Integrated Circuits & Syst., Nanyang Technol. Univ., Singapore
fYear :
2005
fDate :
23-26 May 2005
Firstpage :
4078
Abstract :
We describe micropower low-voltage (1.1V) low switching activity array multipliers for power-critical low speed (≤5MHz) applications. These multipliers feature the lowest power dissipation (18.8 μW/MHz or ∼32% lower for 16-bit and 76.7 μW/MHz or ∼53% lower for 32-bit) and lowest energy-delay-product (but slightly reduced speed) of all multipliers compared by using a 0.35 μm CMOS process. We obtain these attributes by virtually eliminating the spurious switching by means of proposed latch adders and chronologically timing their assertions by means of delay circuits. We also analyze the switching activity of the different multipliers and verify our results based on the post-layout computer simulations and on measurements on prototype IC.
Keywords :
CMOS logic circuits; adders; delay circuits; flip-flops; low-power electronics; 0.35 micron; 1.1 V; CMOS process; delay circuits; energy-delay product; latch adders; low switching activity array multipliers; low-voltage micropower multipliers; power-critical low speed applications; reduced spurious switching; Adders; CMOS process; Circuit analysis; Computer simulation; Delay; Latches; Power dissipation; Switching circuits; Timing; Virtual prototyping;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2005. ISCAS 2005. IEEE International Symposium on
Print_ISBN :
0-7803-8834-8
Type :
conf
DOI :
10.1109/ISCAS.2005.1465527
Filename :
1465527
Link To Document :
بازگشت