DocumentCode :
3547091
Title :
Modeling and simulation with hardware description languages
Author :
Armstrong, James R.
Author_Institution :
Bradley Dept. of Electr. Eng., Virginia Polytech. Inst. & State Univ., Blacksburg, VA, USA
fYear :
1997
fDate :
7-10 Sep 1997
Firstpage :
329
Lastpage :
334
Abstract :
The role of HDL modeling and simulation in the design process is discussed. The modeling process involves both model and model test development. Simulation is used to ensure model correctness. Being able to create HDL models of complex systems is imperative in designing today´s systems, but model creation and validation is itself a complex task. Intelligent use of tools is necessary to simplify of this effort. Hardware description languages such as VHDL have a powerful set of constructs, but the modeler must keep in mind the model´s application when coding it. Model test benches that can be reused throughout the design cycle and simulation efficiency are critical to effective model testing
Keywords :
circuit analysis computing; hardware description languages; integrated circuit design; integrated circuit modelling; VHDL; design; hardware description language; modeling; simulation; Application specific integrated circuits; Computational modeling; Computer simulation; Hardware design languages; Libraries; Natural languages; Power system modeling; Process design; Synthetic aperture radar; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC Conference and Exhibit, 1997. Proceedings., Tenth Annual IEEE International
Conference_Location :
Portland, OR
ISSN :
1063-0988
Print_ISBN :
0-7803-4283-6
Type :
conf
DOI :
10.1109/ASIC.1997.617031
Filename :
617031
Link To Document :
بازگشت