DocumentCode :
3547115
Title :
RLC coupling-aware simulation for on-chip buses and their encoding for delay reduction
Author :
Tu, Shang-Wei ; Jou, Jing-Yang ; Chang, Yao-Wen
Author_Institution :
Dept. of Electron. Eng., Nat. Chiao Tung Univ., Hsinchu, Taiwan
fYear :
2005
fDate :
23-26 May 2005
Firstpage :
4134
Abstract :
Inductance effects of on-chip interconnects have become more and more significant in today´s high-speed digital circuits, especially for global interconnects such as signal buses. However, most existing works consider only RC effects, e.g., the worst-case switching pattern resulting from coupling capacitance, to develop their encoding schemes to reduce bus delay. In this paper, we first show that the worst-case switching patterns that incur the largest bus delay are quite different while considering RC and RLC effects. The finding implies that existing encoding schemes based on the RC model might not improve or even worsen the bus delay when inductance effects become dominant. We then propose a bus-invert method to reduce the worst-case on-chip bus delay with the dominance of the inductance coupling effect. Simulation results show that our encoding method can significantly reduce the worst coupling delay of a bus.
Keywords :
RLC circuits; coupled circuits; integrated circuit interconnections; integrated circuit modelling; system buses; RLC coupling-aware simulation; bus delay effects; bus encoder; bus encoding; bus-invert method; coupling capacitance; global interconnects; interconnect delay reduction; on-chip buses; on-chip interconnect inductance effects; signal buses; worst-case switching patterns; Capacitance; Clocks; Coupling circuits; Crosstalk; Delay effects; Encoding; Inductance; Integrated circuit interconnections; Switches; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2005. ISCAS 2005. IEEE International Symposium on
Print_ISBN :
0-7803-8834-8
Type :
conf
DOI :
10.1109/ISCAS.2005.1465541
Filename :
1465541
Link To Document :
بازگشت