• DocumentCode
    3547293
  • Title

    A 1-V fully integrated CMOS frequency synthesizer for 5-GHz WLAN

  • Author

    Kim, Hyung-Seuk ; El-Gamal, Mourad N.

  • Author_Institution
    Dept. of Electr. & Comput. Eng., McGill Univ., Montreal, Que., Canada
  • fYear
    2005
  • fDate
    23-26 May 2005
  • Firstpage
    4389
  • Abstract
    A fully integrated 5 GHz phase-locked loop (PLL) based frequency synthesizer operating from a 1 V power supply was implemented in a 0.18 μm CMOS technology. An on-chip Dickson charge pump is used to generate the relatively high voltage necessary to achieve the desired frequency tuning range of the LC VCO. Fully differential circuitry is used in order to reduce sensitivity to noise. A settling time of 40 μs was measured, corresponding to a 310 MHz output frequency step. The power consumption is 29.9 mW, achieving a phase noise of -96.3 dBc/Hz at 1 MHz and -115.9 dBc/Hz at 10 MHz offsets. The overall tuning range is 700 MHz.
  • Keywords
    CMOS integrated circuits; circuit tuning; frequency synthesizers; phase locked loops; voltage-controlled oscillators; wireless LAN; 0.18 micron; 1 V; 29.9 mW; 40 mus; 5 GHz; LC VCO; PLL; WLAN; frequency tuning range; fully differential circuitry; fully integrated CMOS frequency synthesizer; on-chip Dickson charge pump; phase-locked loop; CMOS technology; Charge pumps; Circuit optimization; Frequency synthesizers; Integrated circuit technology; Phase locked loops; Power supplies; Tuning; Voltage; Wireless LAN;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Circuits and Systems, 2005. ISCAS 2005. IEEE International Symposium on
  • Print_ISBN
    0-7803-8834-8
  • Type

    conf

  • DOI
    10.1109/ISCAS.2005.1465604
  • Filename
    1465604