DocumentCode :
3547299
Title :
2 GHz 8-bit CMOS ROM-less direct digital frequency synthesizer
Author :
Yu, Xuefeng ; Dai, Foster F. ; Shi, Yin ; Zhu, Ronghua
Author_Institution :
Dept. of Electr. & Comput. Eng., Auburn Univ., AL, USA
fYear :
2005
fDate :
23-26 May 2005
Firstpage :
4397
Abstract :
This paper presents a 2 GHz 8-bit CMOS ROM-less direct digital frequency synthesizer (DDFS). A nonlinear current steering digital to analog converter (DAC) has been utilized to convert phase word to sine wave amplitude directly without area consuming ROM for the sine look-up table, which is the speed bottleneck of the DDFS circuit. In order to achieve high speed performance and low power dissipation, CMOS current mode logic (CML) is chosen to implement the logic cells. A semi-symmetrical switching scheme of current source matrix of the nonlinear DAC is proposed to compensate the systematic and gradient errors introduced by the processing and environment variations. The DDFS chip is implemented in Chartered 0.35 μm CMOS technology with die area of 2.1×1.9 mm2 and total power consumption of 820 mW at 3.3 V supply voltage.
Keywords :
CMOS logic circuits; current-mode logic; digital-analogue conversion; direct digital synthesis; error compensation; table lookup; 0.35 micron; 2 GHz; 3.3 V; 8 bit; 820 mW; CMOS ROM-less DDFS; current mode logic; current source matrix; digital to analog converter; direct digital frequency synthesizer; gradient error compensation; logic cells; nonlinear current steering DAC; semi-symmetrical switching scheme; sine look-up table; systematic errors; CMOS logic circuits; CMOS technology; Delay; Frequency synthesizers; Phase locked loops; Power dissipation; Read only memory; Table lookup; Tuning; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2005. ISCAS 2005. IEEE International Symposium on
Print_ISBN :
0-7803-8834-8
Type :
conf
DOI :
10.1109/ISCAS.2005.1465606
Filename :
1465606
Link To Document :
بازگشت