DocumentCode :
3547340
Title :
Energy optimization of tapered buffers for CMOS on-chip switching power converters
Author :
Villar, G. ; Alarcón, E. ; Madrenas, J. ; Guinjoan, F. ; Poveda, A.
Author_Institution :
Dept. of Electron. Eng., Univ. Politecnica de Catalunya, Barcelona, Spain
fYear :
2005
fDate :
23-26 May 2005
Firstpage :
4453
Abstract :
This work presents a model to determine the power consumption of tapered buffers, validating its results with transistor-level simulations. Focusing on their application as gate drivers for high-frequency on-chip switching power converters, the need for a fall-rise time evaluation at the output of the tapered buffer is discussed. Consequently, the output fall-rise time is modeled and validated by means of simulations. Given the linear relation between the fall-rise time and the switching losses of the power MOSFET, an optimized design procedure is proposed to concurrently minimize the switching losses of the tapered buffer together with the power MOSFET switching losses. The work concludes with a design example for a 15000 μm-width PMOS transistor, presenting an optimum tapering factor of 21, for a specific 0.35 μm standard CMOS technology.
Keywords :
CMOS integrated circuits; DC-DC power convertors; buffer circuits; power MOSFET; switching convertors; 0.35 micron; 15000 micron; CMOS; PMOS transistor; converter gate drivers; driver output fall-rise time; on-chip switching power converters; power MOSFET switching losses; tapered buffer energy optimization; tapering factor; CMOS technology; Driver circuits; Energy consumption; Inverters; MOSFET circuits; Power MOSFET; Power transistors; Propagation delay; Switching converters; Switching loss;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2005. ISCAS 2005. IEEE International Symposium on
Print_ISBN :
0-7803-8834-8
Type :
conf
DOI :
10.1109/ISCAS.2005.1465620
Filename :
1465620
Link To Document :
بازگشت