Title :
An AMBA-compliant deblocking filter IP for H.264/AVC
Author :
Shih, Sheng-Yu ; Chang, Cheng-Ru ; Lin, Youn-Long
Author_Institution :
Dept. of Comput. Sci., Nat. Tsing Hua Univ., Hsinchu, Taiwan
Abstract :
We propose an efficient hardware architecture for the deblocking filter function in H.264/AVC. We use a novel memory organization that results in significant saving in filtering time. Our design includes two 4×4 register sets and one 160×32 two-port SRAM such that filtering and transpose are carried out simultaneously. Synthesis results show that our design is small (19k gates) and high performance (100 MHz @ 0.25 μm). An AMBA-compliant interface is added to our design for SOC integration and FPGA prototyping. Experimental results show that our design works well with the reference software JM 7.3 and achieves significant speed up, even with a huge communication overhead between the CPU and the hardware accelerator.
Keywords :
SRAM chips; adaptive filters; digital filters; field programmable gate arrays; integrated circuit design; logic design; storage management; system-on-chip; video coding; 0.25 micron; 100 MHz; AMBA-compliant deblocking filter IP; CPU; FPGA prototyping; H.264/AVC; SOC integration; adaptive filter; communication overhead; hardware accelerator; memory organization; register sets; two-port SRAM; video coding; Acceleration; Automatic voltage control; Field programmable gate arrays; Filtering; Filters; Hardware; Prototypes; Random access memory; Registers; Software prototyping;
Conference_Titel :
Circuits and Systems, 2005. ISCAS 2005. IEEE International Symposium on
Print_ISBN :
0-7803-8834-8
DOI :
10.1109/ISCAS.2005.1465639