DocumentCode :
3547448
Title :
Technology scaling impact on embedded ADC design for telecom receivers
Author :
Nielsen, Jeppe Herlev ; Malcovati, Piero ; Baschirotto, A.
Author_Institution :
Orsted.DTU, Tech. Univ. Denmark, Lyngby, Denmark
fYear :
2005
fDate :
23-26 May 2005
Firstpage :
4614
Abstract :
This paper is concerned with the impact of technology scaling on the choice of A/D converters in telecom receivers. It is shown that the trend of diminishing feature size, together with better matching of passive components, allows the use of A/D topologies traditionally confined to low-frequency, medium-resolution applications. The design of a 10 bit 20 MS/s ADC using the successive approximation algorithm is presented in order to validate the presented concepts. By using a deep-submicron technology, the speed of the chosen architecture is pushed to meet the desired output rate.
Keywords :
analogue-digital conversion; radio receivers; A/D converters; embedded ADC; feature size reduction; passive component matching; successive approximation algorithm; technology scaling effects; telecom receivers; Bandwidth; CMOS technology; Circuit topology; Energy consumption; Frequency conversion; Paper technology; Parasitic capacitance; Technological innovation; Telecommunications; Threshold voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2005. ISCAS 2005. IEEE International Symposium on
Print_ISBN :
0-7803-8834-8
Type :
conf
DOI :
10.1109/ISCAS.2005.1465660
Filename :
1465660
Link To Document :
بازگشت