DocumentCode :
3547557
Title :
Design of an efficient memory-based DVB-T channel decoder
Author :
Chang, Yun-Nan
Author_Institution :
Dept. of Comput. Sci. & Eng., Nat. Sun Yat-Sen Univ., Kaohsiung, Taiwan
fYear :
2005
fDate :
23-26 May 2005
Firstpage :
5019
Abstract :
A highly efficient implementation of a channel decoder for the terrestrial digital video broadcast (DVB-T) standard is presented. The DVB-T channel decoder is mainly composed of four major modules which all require significant amounts of intermediate data storage. The main contribution of the paper is to propose a suitable architectural solution for each individual module to achieve efficient realization of the data storage mostly by single-port memory blocks. Our implementation result shows that the core area of the entire DVB-T channel decoder IP (intellectual property) can be realized in less than 8 mm2 in 0.35-μm TSMC technology.
Keywords :
channel coding; decoding; digital video broadcasting; integrated circuit design; memory architecture; semiconductor storage; television equipment; 0.35 micron; DVB-T channel decoder; architectural solution; data storage efficiency; intellectual property; intermediate data storage; single-port memory blocks; terrestrial digital video broadcast standard; Computer science; Decoding; Digital video broadcasting; Integrated circuit technology; Interleaved codes; Memory; Reed-Solomon codes; Silicon; Very large scale integration; Viterbi algorithm;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2005. ISCAS 2005. IEEE International Symposium on
Print_ISBN :
0-7803-8834-8
Type :
conf
DOI :
10.1109/ISCAS.2005.1465761
Filename :
1465761
Link To Document :
بازگشت