DocumentCode :
3547827
Title :
High-speed and low-power design of parallel turbo decoder
Author :
He, Zhiyong ; Roy, Sébastien ; Fortier, Paul
Author_Institution :
Dept. of Electr. & Comput. Eng., Laval Univ., Que., Canada
fYear :
2005
fDate :
23-26 May 2005
Firstpage :
6018
Abstract :
This paper presents the high speed and low power design of a turbo decoder with parallel architecture. To solve the memory conflict problem of extrinsic information in such parallel architectures, a two-level mapping approach is proposed for designing a collision-free parallel interleaver. Since the warm-up process in the parallel architecture increases the decoding delay, a new parallel architecture without warm-up is proposed for high speed applications. The proposed parallel architecture increases decoding speed by 6-50% for a 16-parallel decoder. To reduce the power consumption of the decoder with parallel architecture, a simple truncation approach is proposed to reduce the storage requirement of the extrinsic information and path metrics without any extra hardware cost. The proposed truncation approach reduces the power consumption with little performance degradation.
Keywords :
decoding; low-power electronics; parallel architectures; turbo codes; FPGA implementation; collision-free parallel interleaver; decoding speed; extrinsic information storage requirements reduction; high-speed parallel turbo decoder; low-power decoder; path metrics; truncation method; two-level mapping method; warm-up-free parallel architectures; Clocks; Costs; Delay; Energy consumption; Hardware; Helium; Iterative decoding; Parallel architectures; Throughput; Turbo codes;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2005. ISCAS 2005. IEEE International Symposium on
Print_ISBN :
0-7803-8834-8
Type :
conf
DOI :
10.1109/ISCAS.2005.1466011
Filename :
1466011
Link To Document :
بازگشت