Title :
Design considerations of a floating-point ADC with embedded S/H
Author :
Piper, Johan ; Yuan, Jiren
Author_Institution :
Dept. of Electroscience, Lund Univ., Sweden
Abstract :
This paper presents the implementation and test results of a 10+5 bit 50 MS/s floating-point ADC, along with the design considerations. The combination of resistive weighting with identical chopped gain stages proved successful in gain, delay and offset matching. It demonstrated that the input referred thermal noise of the gain stages needs to aim for 15 bits, while the rest of the requirements such as channel matching (gain, delay, offset) and settling time need only 10 bits. The channel selecting logic has a serious impact on the ADC distortion, especially at high frequencies. For this reason, a robust channel selecting logic is suggested.
Keywords :
CMOS logic circuits; analogue-digital conversion; integrated circuit noise; sample and hold circuits; thermal noise; ADC distortion; channel matching; chopped gain stages; delay; embedded S/H; floating-point ADC; input referred thermal noise; offset matching; resistive weighting; robust channel selecting logic; settling time; Delay effects; Dynamic range; Frequency; Harmonic distortion; Logic; Pipelines; Sampling methods; Switches; Synchronization; Testing;
Conference_Titel :
Circuits and Systems, 2005. ISCAS 2005. IEEE International Symposium on
Print_ISBN :
0-7803-8834-8
DOI :
10.1109/ISCAS.2005.1466048