DocumentCode :
3547894
Title :
Proposal for ultra-high speed scheduling architecture
Author :
Nishimura, Kosuke ; Kitada, Atsushi ; Tomonaga, Hiroshi ; Noguchi, Takashi
Author_Institution :
Network Syst. Eng. Lab., Fujitsu Labs. Ltd., Kawasaki, Japan
fYear :
2013
fDate :
29-31 Aug. 2013
Firstpage :
92
Lastpage :
97
Abstract :
It has recently become more difficult for packet processing switches, which have very high speed interface cards, to achieve rich Quality of Service (QoS) functions because such high-speed switches have insufficient packet processing times. In particular, the scheduler/shaper is one of the greatest hindrances to increasing the speed of processing because it selects a suitable queue based on complex algorithms (e.g., weighted round robin (WRR) or strict priority (SP)) in a limited time. One solution that mitigates this scheduling/shaping speed problem is burst packet processing. However, burst packet processing has several side effects. We analyze these side effects and propose a scheduling architecture that minimizes them. We also show the effectiveness of our proposed architecture based on simulation results.
Keywords :
local area networks; packet switching; quality of service; Ethernet; QoS functions; SP; WRR; burst packet processing; high speed interface cards; packet processing switches; quality of service function; scheduler-shaper; scheduling-shaping speed problem; strict priority; ultra-high speed scheduling architecture; weighted round robin; Clocks; Delays; Radiation detectors; Round robin; Scheduling; Throughput; QoS; Scheduling; Shaping; Tera-bit Ethernet; burst packet processing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Communications (APCC), 2013 19th Asia-Pacific Conference on
Conference_Location :
Denpasar
Print_ISBN :
978-1-4673-6048-7
Type :
conf
DOI :
10.1109/APCC.2013.6765922
Filename :
6765922
Link To Document :
بازگشت