DocumentCode :
3547906
Title :
VLSI block placement with alignment constraints based on corner block list
Author :
Chen, Song ; Hong, Xianlong ; Dong, Sheqin ; Ma, Yuchun ; Cheng, Chung-Kuan
Author_Institution :
Dept. of Comput. Sci. & Technol., Tsinghua Univ., Beijing, China
fYear :
2005
fDate :
23-26 May 2005
Firstpage :
6222
Abstract :
The corner block list (CBL) is an excellent representation of block floorplan/placement. In this paper, we give a sufficient and necessary condition for the feasibility of a CBL and alignment constraints in CBL are also dealt with. A method is proposed to identify a topological relation between any two blocks in CBL. We also find a sufficient and necessary condition to judge whether a CBL is feasible or not under alignment constraints. The experimental results have demonstrated the efficiency and effectiveness of the proposed method.
Keywords :
VLSI; circuit layout; CBL; VLSI block placement; alignment constraints; block floorplan/placement; corner block list; topological relation; Analog circuits; Circuit simulation; Computer science; Integrated circuit technology; Simulated annealing; Topology; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2005. ISCAS 2005. IEEE International Symposium on
Print_ISBN :
0-7803-8834-8
Type :
conf
DOI :
10.1109/ISCAS.2005.1466062
Filename :
1466062
Link To Document :
بازگشت